## GX3788

#### HIGH-PERFORMANCE, FPGA MULTI-FUNCTION PXI CARD

- User configurable FPGA with digital & analog I/O
- 96 digital I/O
- 8 16-bit differential, 250 KS/s A/D inputs
- 8 16-bit, 1 MS/s D/A outputs
- Module software is fully compatible with Altera configuration files
- Integral DMA controller
- 8 MB of on-board SSRAM
- PXI hybrid slot compatible



MARVIN TEST SOLUTIONS

### DESCRIPTION

The GX3788 is a user configurable, FPGA-based, 3U PXI multifunction card which supports digital and analog test capabilities. The card employs the Altera Stratix III FPGA which features over 45,000 logic elements and 1.836 Kb of memory. The GX3788 is based on the GX3700 FPGA card and includes an integral daughter board which provides 8 differential input, 16-bit, 250 KS/s A to D converters and 8 16-bit, 1 MS/s, D to A converters. The module's FPGA is pre-programmed, providing access to all digital and analog functions. Alternatively, users can program or modify the FPGA , allowing the user to adapt the module to their own specific test needs. The design of the FPGA is done by using Altera's free Quartus II Web Edition tool set. Once the user has compiled the FPGA directly or via an on-board EEPROM.

### FEATURES

The GX3788's digital I/O signals are TTL compatible and can be programmed as inputs or outputs. The A to D channels can be configured as 8 differential or 16 single ended inputs and support a sampling rate of up to 250 KS/s. Alternately, two channel operation can support a sampling rate of 1 MS/s. The D to A channels support a simultaneous sampling rate of 1 MS/s. The FPGA device supports up to four phase lock loops for clock synthesis, clock generation and for support of the I/O interface. An on-board 80 MHz oscillator is available for use with the FGPA device or alternatively, the PXI 10 MHz clock can be used as a clock reference by the FPGA. The FPGA has access to all of the PXI bus resources including the PXI 10 MHz clock, the local bus, and the PXI triggers; allowing the user to create a custom instrument which incorporates all PXI bus resources. Control and access to the FPGA is provided via the GX3788's driver which includes DMA and interrupt support tools for downloading the compiled FPGA code as well as register read and write functionality. Additionally, dedicated interface logic supports the PCI bus, eliminating the need to incorporate the PCI bus interface into the user's FPGA design.

### PROGRAMMING AND SOFTWARE

The board is supplied with the GXFPGA library, a software package that includes a virtual instrument panel, and a Windows 32/64-bit DLL driver library and documentation. The virtual panel can be used to interactively program and control the instrument from a window that displays the instrument's current settings and status. In addition, interface files are provided to support access to programming tools and languages such as ATEasy, LabView, LabView/Real-Time, C/C++, Microsoft Visual Basic®, Delphi, and Pascal. An On-Line help file and PDF User's Guide provides documentation that includes instructions for installing, using and programming the board.

A separate software package - <u>GtLinux</u> - provides support for Linux 32/64 operating systems.

### APPLICATIONS

- Automatic Test Equipment (ATE)
- Mixed-signal test
- Semiconductor test
- Custom interface emulation
- Custom instrumentation





## GX3788



## SPECIFICATIONS

| DIGITAL I/O CHANNELS                |                                                                                                                      |  |  |  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| Logic Families                      | LVTTL, LVDS, configurable for 1.2 / 2.5 / 3.3 V<br>logic; 5 V compatible, programmable per pin via the<br>FPGA       |  |  |  |
| Output<br>Current                   | ±12.0 mA, max. Programmable per pin via the FPGA                                                                     |  |  |  |
| Input Leakage<br>Current            | ±10 µA                                                                                                               |  |  |  |
| Power on<br>State                   | Default is disconnected at power on<br>(unprogrammed FPGA) or defined by FPGA<br>program                             |  |  |  |
| Number of<br>Channels               | 96. single-ended digital I/O lines                                                                                   |  |  |  |
| FIFO Depth                          | 2047 Samples                                                                                                         |  |  |  |
| Maximum<br>FIFO Clock<br>Rate       | 10 MHz                                                                                                               |  |  |  |
| Clock Sources                       | PXI triggers, Ext Trigger, Star X, PXI Clk10, PXI<br>Clk100 (Express version), DSTAR (Express<br>version), Local bus |  |  |  |
| Protection                          | Overvoltage: -0.5 V to 7.0 V (input)<br>Short circuit: up to 8 outputs may be shorted at a<br>time                   |  |  |  |
| ANALOG INF                          | PUT CHANNELS                                                                                                         |  |  |  |
| Number of<br>Channels               | 8 differential or 16 single-ended                                                                                    |  |  |  |
| Sample Rate                         | 250 KS/s (simultaneous) or<br>1 MS/s (two channels)                                                                  |  |  |  |
| Bus Transfer<br>Modes               | DMA, Interrupt, Register I/O                                                                                         |  |  |  |
| Resolution                          | 16-bits                                                                                                              |  |  |  |
| Accuracy                            | ± 13.60V Range: ± 7.50mV<br>± 10.24V Range: ± 6.50mV<br>± 5.12V Range: ± 4.50mV<br>± 2.56V Range: ± 4.0mV            |  |  |  |
| Input Voltage<br>Ranges (FS<br>VDC) | ± 13.6*<br>± 10.24<br>± 5.12<br>± 2.56<br>± 1.28<br>± 0.64<br>* Uses the gain value for the 20.48 VDC range          |  |  |  |
| Input<br>Impedance                  | 500 M ohms                                                                                                           |  |  |  |
| Analog BW (3<br>dB)                 | 8 MHz                                                                                                                |  |  |  |
| Over Voltage<br>Protection          | ± 24V                                                                                                                |  |  |  |

| CMRR, DC to<br>60 Hz                  | 90 dB                                      |  |  |
|---------------------------------------|--------------------------------------------|--|--|
| Channel to<br>Channel<br>Crosstalk    | -120 dB (adj. ch.), Fin = 10 KHz           |  |  |
| Triggering                            | Trigger in / Trigger out (FPGA controlled) |  |  |
| ANALOG OL                             | ITPUT CHANNELS                             |  |  |
| Number of<br>Channels                 | 8                                          |  |  |
| Conversion<br>Rate                    | 1 MS/s (simultaneous)                      |  |  |
| Resolution                            | 16-bits                                    |  |  |
| Output<br>Accuracy                    | ± 6.0 mV                                   |  |  |
| Output Range                          | ± 10 V                                     |  |  |
| Output Drive<br>Current               | 3 mA                                       |  |  |
| Short Circuit<br>Current              | 8 mA                                       |  |  |
| Output Slew<br>Rate                   | 6 V/us                                     |  |  |
| TIMING SOL                            | IRCES                                      |  |  |
| PXI Bus                               | 10 MHz                                     |  |  |
| Internal                              | 80 MHz oscillator, ±20 ppm                 |  |  |
| FPGA AND N                            | MEMORY                                     |  |  |
| FPGA Type                             | Altera Stratix III, EP3SL50F780            |  |  |
| Number of<br>PLLs                     | Four                                       |  |  |
| Logic<br>Elements                     | 47.5 K                                     |  |  |
| Internal<br>Memory                    | 1.836 Mb                                   |  |  |
| On-Board<br>Memory                    | 256 K x 32 SSRAM                           |  |  |
| On-Board<br>Flash                     | 16 MB                                      |  |  |
| POWER                                 |                                            |  |  |
| 3.3 VDC                               | 3.6 A (typ); 4.9 A (max)                   |  |  |
| 5 VDC                                 | 0.045 A (max)                              |  |  |
| User 3.3 V (@<br>J1, J2<br>connector) | 1 A, max                                   |  |  |
| User 5 V (@<br>J3.J4<br>connector)    | 1 A, max                                   |  |  |



# GX3788



| ENVIRONMENTAL                            |                                                       |  |  |  |
|------------------------------------------|-------------------------------------------------------|--|--|--|
| Operating<br>Temperature                 | 0 °C to +50 °C                                        |  |  |  |
| Storage<br>Temperature                   | -20 °C to +70 °C                                      |  |  |  |
| Operational<br>Shock                     | 30G, ½ sine, 11 ms pulse                              |  |  |  |
| Vibration<br>(operating)                 | 2G @ 500 Hz                                           |  |  |  |
| Relative<br>Humidity<br>(operating)      | 5% to 80% RH, non-condensing<br>Dew point -5°C - 20°C |  |  |  |
| Relative<br>Humidity (non-<br>operating) | 5% to 95% RH, non-condensing 30°C max                 |  |  |  |
| Altitude<br>(operating)                  | Up to 2000 M                                          |  |  |  |
| CE<br>Compliance                         | EN61010-1<br>EN61326                                  |  |  |  |
| Size                                     | 3U PXI                                                |  |  |  |
| Weight                                   | 200 g                                                 |  |  |  |
| Calibration<br>Interval                  | 1 year                                                |  |  |  |

Note: Specifications are subject to change without notice

### ORDERING INFORMATION

| GX3788         | High-Performance, FPGA Multi-Function PXI Card                                                                                         |  |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GX3788-M       | High-Performance, FPGA Multi-Function PXI Card,<br>(Ruggedized and Conformally Coated)                                                 |  |  |  |
| ACCESSORY      |                                                                                                                                        |  |  |  |
| GT95021        | 2 ft. Shielded Cable for all 5xxx/35xx (68 Pin)                                                                                        |  |  |  |
| GT95022        | 3 ft Shielded Cable for all 5xxx/35xx (68 Pin)                                                                                         |  |  |  |
| GT95028        | 10 ft shielded cable for 5xxx/35xx products (68 Pin)                                                                                   |  |  |  |
| GT95031        | 6 ft Shielded Cable for all 5xxx/35xx (68 Pin)                                                                                         |  |  |  |
| CALIBRATION    |                                                                                                                                        |  |  |  |
| GX3788-CAL     | GX3788 Calibration/Verification Service. Includes<br>pre-verification data (post calibration data provided<br>if applicable)           |  |  |  |
| GX3788-CAL-3   | GX3788 Calibration/Verification Service - 3 years.<br>Includes pre-verification data (post calibration data<br>provided if applicable) |  |  |  |
| GX3788-CAL-5   | GX3788 Calibration/Verification Service - 5 years.<br>Includes pre-verification data (post calibration data<br>provided if applicable) |  |  |  |
| GX3788-CALKIT  | Calibration cable kit for use with the GX3788<br>module & CalEasy                                                                      |  |  |  |
| CalEasy-GX3788 | CalEasy for the GX3788 (Single User License) with<br>One Year Support and Subscription                                                 |  |  |  |
| CalEasy        | CalEasy License for all Supported Marvin Test<br>Solutions Products (Single User License) with One<br>Year Support and Subscription    |  |  |  |
| CalEasy-2Y     | CalEasy License for all Supported Marvin Test<br>Solutions Products (Single User License) with Two<br>Year Support and Subscription    |  |  |  |
| CalEasy-3Y     | CalEasy License for all Supported Marvin Test<br>Solutions Products (Single User License) with Three<br>Year Support and Subscription  |  |  |  |









## THIS PAGE INTENTIONALLY LEFT BLANK

|   | - |   |  |
|---|---|---|--|
|   | 1 | 5 |  |
| ( |   |   |  |
| ľ | 1 | 1 |  |
|   |   |   |  |

